# MT9V127IA3XTCH-GEVB

# MT9V127 Evaluation Board User's Manual

#### **Evaluation Board Overview**

The evaluation boards are designed to demonstrate the features of ON Semiconductor's image sensors products. This headboard is intended to plug directly into the Demo 2X system. Test points and jumpers on the board provide access to clock, I/Os and other miscellaneous signals.

#### **Features**

- Clock Input
  - ◆ Default 27 MHz crystal oscillator
  - Optional Demo 2X controlled MClk
- Two Wire Serial Interface
  - Selectable base address
- Parallel Interface
- ROHS Compliant



# ON Semiconductor®

www.onsemi.com

### **EVAL BOARD USER'S MANUAL**



Figure 1. MT9V127 Evaluation Board

#### **Block Diagram**



Figure 2. Block Diagram of MT9V127IA3XTCH-GEVB

# **Top View**



Figure 3. Top View of Evaluation Board - Jumpers

### **Bottom View**



Figure 4. Bottom View of the Evaluation Board - Connector

### MT9V127IA3XTCH-GEVB

# **Jumper Pin Locations**

The jumpers on headboards start with Pin 1 on the leftmost side of the pin. Grouped jumpers increase in pin size with each jumper added.



Figure 5. Pin Locations for a Single Jumper.

Pin 1 is Located at the Leftmost Side and Increases as it Moves to the Right



Figure 6. Pin Locations and Assignments of Grouped Jumpers.

Pin 1 is Located at the Top-Left Corner and Increases in a Zigzag Fashion Shown in the Picture

# **Jumper/Header Functions & Default Positions**

**Table 1. JUMPERS AND HEADERS** 

| Jumper/Header No. | Jumper/Header Name | Pins          | Description                                             |
|-------------------|--------------------|---------------|---------------------------------------------------------|
| JP3               | CLK_SELECT         | 1-2 (Default) | Connect to on-board oscillator                          |
|                   |                    | 2–3           | Connect to crystal oscillator                           |
| JP4               | FRAME_SYNC         | 1-2 (Default) | Normal operation                                        |
|                   |                    | Open          | Connection to external trigger                          |
| JP5               | SPI_SDI            | 2-3 (Default) | Flash Mode                                              |
|                   |                    | 1–2           | Host Mode                                               |
|                   |                    | Open          | Auto-Configured Mode                                    |
| JP6               | LV                 | 1-2 (Default) | Video output does not have pedestal                     |
|                   |                    | Open          | Video output has pedestal                               |
| JP7               | FV                 | 1-2 (Default) | Video output is not horizontally flipped                |
|                   |                    | Open          | Video output is horizontally flipped                    |
| JP8               | DOUT_LSB0          | 1-2 (Default) | NTSC composite video output mode                        |
|                   |                    | Open          | PAL composite video output mode                         |
| JP9               | TRST_N             | 1-2 (Default) | Normal Mode                                             |
|                   |                    | Open          | External connection for Test Mode                       |
| JP10              | SADDR              | 1-2 (Default) | GND                                                     |
|                   |                    | Open          | External connection to I <sup>2</sup> C address control |

#### MT9V127IA3XTCH-GEVB

Table 1. JUMPERS AND HEADERS (continued)

| Jumper/Header No. | Jumper/Header Name | Pins              | Description                                              |
|-------------------|--------------------|-------------------|----------------------------------------------------------|
| JP13              | UART Control       | Open<br>(Default) | UART Shutdown                                            |
|                   |                    | 1–2               | UART Active                                              |
| SW1               | RESET              | N/A               | When pushed, 240 ms reset signal will be sent to MT9V127 |

### Interfacing to ON Semiconductor Demo 2X Baseboard

The ON Semiconductor Demo 2X baseboard has a similar 26-pin connector and 13 pin connector which mate

with J7 and J8 of the headboard. The four mounting holes secure the baseboard and the headboard with spacers and screws.

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative